• English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • français 
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • Ouvrir une session
Voir le document 
  •   Accueil de DSpace
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • Voir le document
  •   Accueil de DSpace
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • Voir le document
JavaScript is disabled for your browser. Some features of this site may not work without it.
Tout DSpace
  • Communautés & Collections
  • Par date de publication
  • Auteurs
  • Titres
  • Sujets

Design of Reconfigurable Fault-Tolerant Datapaths

Thumbnail
Auteur
Kokkinos V., Kakarountas A.
Date
2020
Language
en
DOI
10.1109/SEEDA-CECNSM49515.2020.9221814
Sujet
Computer aided design
Computer networks
Fault tolerance
Reconfigurable hardware
Social networking (online)
Application specific
Behavioral level synthesis
Design technique
Fault-tolerant
Manufacturability
Programmable processors
Self checking circuits
Transient faults
Design for manufacturability
Institute of Electrical and Electronics Engineers Inc.
Afficher la notice complète
Résumé
In this paper, behavioral-level synthesis techniques are presented for the design of reconfigurable hardware. The techniques are applicable for synthesis of several classes of designs, such as design for fault-tolerance against permanent and transient faults, design for improved manufacturability, and design of application specific programmable processors. This paper focuses on design techniques for efficient Reconfigurable Datapaths and thus directly addresses all three applications formerly mentioned. The approach is based on the flexibility of behavioral-level synthesis to explore the design space and the observability provided by Self-Checking circuits. A behavioral-level synthesis technique is developed and studied, that is through assignment and scheduling at the coarse-grain level of implementation. © 2020 IEEE.
URI
http://hdl.handle.net/11615/74958
Collections
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ. [19735]
htmlmap 

 

Parcourir

Tout DSpaceCommunautés & CollectionsPar date de publicationAuteursTitresSujetsCette collectionPar date de publicationAuteursTitresSujets

Mon compte

Ouvrir une sessionS'inscrire
Help Contact
DepositionAboutHelpContactez-nous
Choose LanguageTout DSpace
EnglishΕλληνικά
htmlmap