Logo
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • English 
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • Login
View Item 
  •   University of Thessaly Institutional Repository
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • View Item
  •   University of Thessaly Institutional Repository
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Institutional repository
All of DSpace
  • Communities & Collections
  • By Issue Date
  • Authors
  • Titles
  • Subjects

Design of Reconfigurable Fault-Tolerant Datapaths

Thumbnail
Author
Kokkinos V., Kakarountas A.
Date
2020
Language
en
DOI
10.1109/SEEDA-CECNSM49515.2020.9221814
Keyword
Computer aided design
Computer networks
Fault tolerance
Reconfigurable hardware
Social networking (online)
Application specific
Behavioral level synthesis
Design technique
Fault-tolerant
Manufacturability
Programmable processors
Self checking circuits
Transient faults
Design for manufacturability
Institute of Electrical and Electronics Engineers Inc.
Metadata display
Abstract
In this paper, behavioral-level synthesis techniques are presented for the design of reconfigurable hardware. The techniques are applicable for synthesis of several classes of designs, such as design for fault-tolerance against permanent and transient faults, design for improved manufacturability, and design of application specific programmable processors. This paper focuses on design techniques for efficient Reconfigurable Datapaths and thus directly addresses all three applications formerly mentioned. The approach is based on the flexibility of behavioral-level synthesis to explore the design space and the observability provided by Self-Checking circuits. A behavioral-level synthesis technique is developed and studied, that is through assignment and scheduling at the coarse-grain level of implementation. © 2020 IEEE.
URI
http://hdl.handle.net/11615/74958
Collections
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ. [19735]
htmlmap 

 

Browse

All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

LoginRegister (MyDspace)
Help Contact
DepositionAboutHelpContact Us
Choose LanguageAll of DSpace
EnglishΕλληνικά
htmlmap