• English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • français 
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • Ouvrir une session
Voir le document 
  •   Accueil de DSpace
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • Voir le document
  •   Accueil de DSpace
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • Voir le document
JavaScript is disabled for your browser. Some features of this site may not work without it.
Tout DSpace
  • Communautés & Collections
  • Par date de publication
  • Auteurs
  • Titres
  • Sujets

Static Timing Analysis Induced Simulation Errors for Asynchronous Circuits

Thumbnail
Auteur
Simoglou S., Sotiriou C., Blias N.
Date
2021
Language
en
DOI
10.1109/DFT52944.2021.9568296
Sujet
Engines
Errors
Timing circuits
Asynchronous circuits
Cut-point
Functional gates
Gate level simulation
Simulation error
SPICE simulations
Static timing analysis
Timing errors
Transistor level
Upper Bound
SPICE
Institute of Electrical and Electronics Engineers Inc.
Afficher la notice complète
Résumé
In this paper, we demonstrate that conventional Static Timing Anaysis (STA) based, functional, gate-level simulation of asynchronous circuits with cycles is only as accurate as the STA engine used. This is, firstly because cycle cuts create local slew errors at cutpoints, and secondly because slew propagation may not be upper bounded across multiple cut points in the same cycle. The use of an Asynchronous STA (ASTA) engine, which does not cut cycles, and properly bounds slews across cycles is a possible solution, which can indeed serve as an upper bound over SPICE transistor level similations. We contrast STA and ASTA-based gate-level simulations with transistor level SPICE simulations to demonstrate the impact of timing errors for 12 asynchronous control circuits, implemented by the Petrify tool, in a 0.25µm technology library. We show that STA-based simulation results are incorrectly more optimistic than ASTA, and it is possible for the simulation period to even be faster than SPICE, which is a major timing error. © 2021 IEEE
URI
http://hdl.handle.net/11615/78986
Collections
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ. [19735]
htmlmap 

 

Parcourir

Tout DSpaceCommunautés & CollectionsPar date de publicationAuteursTitresSujetsCette collectionPar date de publicationAuteursTitresSujets

Mon compte

Ouvrir une sessionS'inscrire
Help Contact
DepositionAboutHelpContactez-nous
Choose LanguageTout DSpace
EnglishΕλληνικά
htmlmap