A design flow for the precise identification of the worst-case voltage drop in power grid analyses
dc.creator | Karampatzakis, D. P. | en |
dc.creator | Tsiampas, M. K. | en |
dc.creator | Evmorfopoulos, N. E. | en |
dc.creator | Stamoulis, G. I. | en |
dc.date.accessioned | 2015-11-23T10:33:15Z | |
dc.date.available | 2015-11-23T10:33:15Z | |
dc.date.issued | 2008 | |
dc.identifier | 10.1109/PCI.2008.25 | |
dc.identifier.isbn | 9780769533230 | |
dc.identifier.uri | http://hdl.handle.net/11615/29024 | |
dc.description.abstract | Modern IC designs contain hundreds of millions of transistors and new implementations of multi core chips take place in commercial products. Identifying worst-case voltage drop conditions in every hierarchical module supplied by the power grid is a crucial reliability problem in modern IC design. In this paper we focused our efforts on a complete design flow based on innovative results from recent research work. This approach demonstrates a new implementation of construction of the current space which is performed via plain simulation and statistical extrapolation using results from extreme value theory. Experimental results verify the potential of the estimation engine within an industrial EDA flow for performing power grid verification using a custom hierarchical design. © 2008 IEEE. | en |
dc.source.uri | http://www.scopus.com/inward/record.url?eid=2-s2.0-57849112356&partnerID=40&md5=6b934e4ffcbb14782745bab5935eaf28 | |
dc.subject | Approximation theory | en |
dc.subject | Computer peripheral equipment | en |
dc.subject | Conductive plastics | en |
dc.subject | Drops | en |
dc.subject | Electric power systems | en |
dc.subject | Electric power transmission networks | en |
dc.subject | Interfaces (computer) | en |
dc.subject | Power generation | en |
dc.subject | Voltage control | en |
dc.subject | Commercial products | en |
dc.subject | Design flows | en |
dc.subject | Extreme Value theories | en |
dc.subject | Hierarchical designs | en |
dc.subject | Hierarchical modules | en |
dc.subject | IC designs | en |
dc.subject | Power grid analyses | en |
dc.subject | Power grids | en |
dc.subject | Reliability problems | en |
dc.subject | Research works | en |
dc.subject | Voltage drops | en |
dc.subject | Design | en |
dc.title | A design flow for the precise identification of the worst-case voltage drop in power grid analyses | en |
dc.type | conferenceItem | en |
Fichier(s) constituant ce document
Fichiers | Taille | Format | Vue |
---|---|---|---|
Il n'y a pas de fichiers associés à ce document. |