Zur Kurzanzeige

dc.creatorDimitropoulos, P. D.en
dc.creatorKarampatzakis, D. P.en
dc.creatorPanagopoulos, G. D.en
dc.creatorStamoulis, G. I.en
dc.date.accessioned2015-11-23T10:25:39Z
dc.date.available2015-11-23T10:25:39Z
dc.date.issued2006
dc.identifier10.1109/jsen.2006.874439
dc.identifier.issn1530-437X
dc.identifier.urihttp://hdl.handle.net/11615/27093
dc.description.abstractA switched-capacitor integrated system is presented in this work that attains sub-fF measurement resolution in integrated capacitive sensors, with 1.5-kHz bandwidth and 50-mu W average power consumption in continuous function mode. The proposed design employs a pair of nonoverlapping clocks and an operational transconductance amplifier (OTA) that can be made as simple as a basic differential pair. The system exhibits 0.8% linearity error and 0.01 fF/degrees C temperature drift. It is appropriate for differential, absolute, and ratiometric capacitance measurements, and shows robustness against interconnection parasitics, transistor dimensional mismatch, and process variations, which are an important feature in the case of sensor-die CMOS postprocessing.en
dc.source.uri<Go to ISI>://WOS:000237861500033
dc.subjectASICen
dc.subjectcapacitive sensoren
dc.subjectCMOS analog ICen
dc.subjectlow poweren
dc.subjectswitched capacitoren
dc.subjectHIGH-ACCURACY CIRCUITSen
dc.subjectPRESSURE SENSORen
dc.subjectINTERFACEen
dc.subjectEngineering, Electrical & Electronicen
dc.subjectInstruments & Instrumentationen
dc.subjectPhysics, Applieden
dc.titleA low-power/low-noise readout circuit for integrated capacitive sensorsen
dc.typejournalArticleen


Dateien zu dieser Ressource

DateienGrößeFormatAnzeige

Zu diesem Dokument gibt es keine Dateien.

Das Dokument erscheint in:

Zur Kurzanzeige