• English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • español 
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • Login
Ver ítem 
  •   DSpace Principal
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • Ver ítem
  •   DSpace Principal
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • Ver ítem
JavaScript is disabled for your browser. Some features of this site may not work without it.
Todo DSpace
  • Comunidades & Colecciones
  • Por fecha de publicación
  • Autores
  • Títulos
  • Materias

A SoC-ZYNQ-Based SW-HW Co-Simulation and Verification Method

Thumbnail
Autor
Mahdi A.S., Archonta C., Tzimas G., El-Kady A.
Fecha
2019
Language
en
DOI
10.1109/PACET48583.2019.8956264
Materia
ARM processors
Electronic data interchange
Field programmable gate arrays (FPGA)
Transceivers
VLSI circuits
Cosimulation
Ethernet connections
SoC architecture
SoC implementation
Verification method
Verification model
VLSI
Zynq
System-on-chip
Institute of Electrical and Electronics Engineers Inc.
Mostrar el registro completo del ítem
Resumen
An architecture enabling a flexible on-board simulation and verification method for complex user-specific IPs is presented. The proposed method relies on an FPGA-SoC implementation of a golden simulation and verification model, properly optimized for simplicity and efficiency. It is designed to facilitate the integration of any VLSI-intended circuit into the FPGA-SoC board by a simple drag-and-drop fashion. Exploiting the SoC architecture of Xilinx Zynq-FPGA boards, the proposed method can also be used for SW-HW co-simulation flows by data-transferring between a Host-PC SW environment and the VLSI user's circuits. The data-exchange is based on an Ethernet connection between the host and the ARM Processor on the Zynq FPGA platform. The performance of a digital baseband transceiver system incorporating VLSI IPs of interest has been studied using the flexibility and reliability of the proposed hybrid SW-HW modelling method. © 2019 IEEE.
URI
http://hdl.handle.net/11615/76117
Colecciones
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ. [19735]
htmlmap 

 

Listar

Todo DSpaceComunidades & ColeccionesPor fecha de publicaciónAutoresTítulosMateriasEsta colecciónPor fecha de publicaciónAutoresTítulosMaterias

Mi cuenta

AccederRegistro
Help Contact
DepositionAboutHelpContacto
Choose LanguageTodo DSpace
EnglishΕλληνικά
htmlmap