Εμφάνιση απλής εγγραφής

dc.creatorMahdi A., Kanistras N., Paliouras V.en
dc.date.accessioned2023-01-31T08:55:53Z
dc.date.available2023-01-31T08:55:53Z
dc.date.issued2021
dc.identifier10.1109/TVLSI.2020.3034046
dc.identifier.issn10638210
dc.identifier.urihttp://hdl.handle.net/11615/76116
dc.description.abstractThis article proposes an encoding method based on a two-step encoding algorithm for the 12 quasi-cyclic (QC)-low-density parity-check (LDPC) (QC-LDPC) codes specified in the IEEE 802.11n/ac/ax standards. The proposed approach jointly considers all codes of the particular set, instead of targeting each code separately. The proposed algorithm performs multiplication by inverse matrices. The complexity of the multiplications is significantly reduced by the introduced encoding method. It allows the implementation of full-parallel architectures that execute the encoding process within a single clock cycle, or more for pipelined implementations, for any of the supported codes. A corresponding VLSI encoding architecture based on XOR-gate trees is also proposed. The proposed solution exploits the structure and features of the involved matrices to extract common subexpressions (CSs) using common sub-expression sharing techniques (CSST). Such expressions result due to common features of the original matrices and the corresponding inverses, identified in this article. Innovative subexpression extraction procedures that target the specific codes as a set are introduced here. Furthermore, illustrative single-clock hardware encoders derived by the proposed technique are integrated into 90- and 45-nm technologies at 1 GHz occupying 125 and 107 KGates, respectively, achieving throughput rates up to 1.62 Tbps. © 1993-2012 IEEE.en
dc.language.isoenen
dc.sourceIEEE Transactions on Very Large Scale Integration (VLSI) Systemsen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85098761008&doi=10.1109%2fTVLSI.2020.3034046&partnerID=40&md5=181a16d6dac89876930f6af4bd822dbe
dc.subjectClocksen
dc.subjectConvolutional codesen
dc.subjectEncoding (symbols)en
dc.subjectForestryen
dc.subjectInverse problemsen
dc.subjectMatrix algebraen
dc.subjectParallel architecturesen
dc.subjectSignal encodingen
dc.subjectEncoding algorithmsen
dc.subjectEncoding architectureen
dc.subjectExtraction procedureen
dc.subjectHardware encodersen
dc.subjectLow density parity checken
dc.subjectPipelined implementationen
dc.subjectReduced complexityen
dc.subjectSingle-clock-cycleen
dc.subjectIEEE Standardsen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleA Multirate Fully Parallel LDPC Encoder for the IEEE 802.11n/ac/ax QC-LDPC Codes Based on Reduced Complexity XOR Treesen
dc.typejournalArticleen


Αρχεία σε αυτό το τεκμήριο

ΑρχείαΜέγεθοςΤύποςΠροβολή

Δεν υπάρχουν αρχεία που να σχετίζονται με αυτό το τεκμήριο.

Αυτό το τεκμήριο εμφανίζεται στις ακόλουθες συλλογές

Εμφάνιση απλής εγγραφής