Logo
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • English 
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • Login
View Item 
  •   University of Thessaly Institutional Repository
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • View Item
  •   University of Thessaly Institutional Repository
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Institutional repository
All of DSpace
  • Communities & Collections
  • By Issue Date
  • Authors
  • Titles
  • Subjects

Accurate Estimation of Dynamic Timing Slacks using Event-Driven Simulation

Thumbnail
Author
Garyfallou D., Tsiokanos I., Evmorfopoulos N., Stamoulis G., Karakonstantis G.
Date
2020
Language
en
DOI
10.1109/ISQED48828.2020.9137017
Keyword
Graphic methods
Timing circuits
Accurate estimation
Event-driven simulations
Failure estimation
Frequency-scaling
Graph-based techniques
Potential variations
Static timing analysis
Timing simulations
Frequency estimation
IEEE Computer Society
Metadata display
Abstract
The pessimistic nature of conventional static timing analysis has turned the attention of many studies to the exploitation of the dynamic data-dependent excitation of paths. Such studies may have revealed extensive dynamic timing slacks (DTS), however, they rely on frameworks that inherently make worst-case assumptions and still ignore some data-dependent timing properties. This may cause significant DTS underestimation, leading to unexploited frequency scaling margins and incorrect timing failure estimation. In this paper, we develop a framework based on event-driven timing simulation that identifies the underestimated DTS, and evaluate its gains on various post-place-And-route designs. Experimental results show that our event-driven simulation scheme achieves on average 2.35% and up-To 194.51% DTS improvement over conventional graph-based techniques. When compared to existing frequency scaling schemes, the proposed approach enables us to further increase the clock frequency by up-To 10.42%. We also demonstrate that our approach can reveal that timing failures may be up-To \mathbf{2.94}\times less than the ones estimated by existing failure estimation techniques, under potential variation-induced delay increase. © 2020 IEEE.
URI
http://hdl.handle.net/11615/71983
Collections
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ. [19735]
htmlmap 

 

Browse

All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

LoginRegister (MyDspace)
Help Contact
DepositionAboutHelpContact Us
Choose LanguageAll of DSpace
EnglishΕλληνικά
htmlmap