Show simple item record

dc.creatorAntoniadis C., Karakonstantis G., Evmorfopoulos N., Burg A., Stamoulis G.en
dc.date.accessioned2023-01-31T07:32:10Z
dc.date.available2023-01-31T07:32:10Z
dc.date.issued2015
dc.identifier10.7873/date.2015.0839
dc.identifier.isbn9783981537048
dc.identifier.issn15301591
dc.identifier.urihttp://hdl.handle.net/11615/70675
dc.description.abstractThe worsening of process variations and the consequent increased spreads in circuit performance and consumed power hinder the satisfaction of the targeted budgets and lead to yield loss. Corner based design and adoption of design guardbands might limit the yield loss. However, in many cases such methods may not be able to capture the real effects which might be way better than the predicted ones leading to increasingly pessimistic designs. The situation is even more severe in memories which consist of substantially different individual building blocks, further complicating the accurate analysis of the impact of variations at the architecture level leaving many potential issues uncovered and opportunities unexploited. In this paper, we develop a framework for capturing non-trivial statistical interactions among all the components of a memory/cache. The developed tool is able to find the optimum memory/cache configuration under various constraints allowing the designers to make the right choices early in the design cycle and consequently improve performance, energy, and especially yield. Our, results indicate that the consideration of the architectural interactions between the memory components allow to relax the pessimistic access times that are predicted by existing techniques. © 2015 EDAA.en
dc.language.isoenen
dc.sourceProceedings -Design, Automation and Test in Europe, DATEen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-84945929319&doi=10.7873%2fdate.2015.0839&partnerID=40&md5=847a6a2310d4dbfd5ae5b4d8d89c92d5
dc.subjectBudget controlen
dc.subjectAccurate analysisen
dc.subjectArchitecture explorationen
dc.subjectBuilding blockesen
dc.subjectCircuit performanceen
dc.subjectImprove performanceen
dc.subjectProcess Variationen
dc.subjectStatistical interactionen
dc.subjectStatistical memoryen
dc.subjectMemory architectureen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleOn the statistical memory architecture exploration and optimizationen
dc.typeconferenceItemen


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record