Mostrar el registro sencillo del ítem

dc.creatorAntoniadis C., Evmorfopoulos N., Stamoulis G.en
dc.date.accessioned2023-01-31T07:32:08Z
dc.date.available2023-01-31T07:32:08Z
dc.date.issued2019
dc.identifier10.1145/3316781.3317751
dc.identifier.isbn9781450367257
dc.identifier.issn0738100X
dc.identifier.urihttp://hdl.handle.net/11615/70671
dc.description.abstractThe integration of more components into modern Systems-on-Chip (SoCs) has led to very large RLC parasitic networks consisting of million of nodes, which have to be simulated in many times or frequencies to verify the proper operation of the chip. Model Order Reduction techniques have been employed routinely to substitute the large scale parasitic model by a model of lower order with similar response at the input/output ports. However, all established MOR techniques result in dense system matrices that render their simulation impractical. To this end, in this paper we propose a methodology for the sparsification of the dense circuit matrices resulting from Model Order Reduction of general RLC circuits, which employs a sequence of algorithms based on the computation of the nearest diagonally dominant matrix and the sparsification of the corresponding graph. Experimental results indicate that a high sparsity ratio of the reduced system matrices can be achieved with very small loss of accuracy. © 2019 Association for Computing Machinery.en
dc.language.isoenen
dc.sourceProceedings - Design Automation Conferenceen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85067805121&doi=10.1145%2f3316781.3317751&partnerID=40&md5=eb1e2e7292bb3a46ef81740e1047200d
dc.subjectCircuit resonanceen
dc.subjectCircuit theoryen
dc.subjectComputer aided designen
dc.subjectSystem-on-chipen
dc.subjectTiming circuitsen
dc.subjectDiagonally dominant matrixen
dc.subjectLoss of accuracyen
dc.subjectModel order reductionen
dc.subjectParasitic networken
dc.subjectReduced systemsen
dc.subjectRigorous approachen
dc.subjectSparsity ratiosen
dc.subjectSystems on chipsen
dc.subjectResonant circuitsen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleA rigorous approach for the sparsification of dense matrices in model order reduction of RLC circuitsen
dc.typeconferenceItemen


Ficheros en el ítem

FicherosTamañoFormatoVer

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem