Zur Kurzanzeige

dc.creatorAntoniadis C., Evmorfopoulos N., Stamoulis G.en
dc.date.accessioned2023-01-31T07:32:08Z
dc.date.available2023-01-31T07:32:08Z
dc.date.issued2021
dc.identifier10.1109/TVLSI.2021.3049628
dc.identifier.issn10638210
dc.identifier.urihttp://hdl.handle.net/11615/70670
dc.description.abstractThe integration of more components into modern integrated circuits (ICs) has led to very large RLC parasitic networks consisting of millions of nodes that have to be simulated in many times or frequencies to verify the proper operation of the chip. Model order reduction (MOR) techniques have been employed routinely to substitute the large-scale parasitic model with a model of lower order with a similar response at the input-output ports. However, established MOR techniques generally result in dense system matrices that render their simulation impractical. To this end, in this article, we propose a methodology for the sparsification of the dense circuit matrices resulting from MOR of general RLC circuits, which employs a sequence of algorithms based on the computation of the nearest diagonally dominant matrix and the sparsification of the corresponding graph. In addition, we describe a procedure for synthesizing the sparsified reduced-order model into an RLC circuit with only positive elements. Experimental results indicate that a high sparsity ratio of the reduced system matrices can be achieved with very small loss of accuracy. © 1993-2012 IEEE.en
dc.language.isoenen
dc.sourceIEEE Transactions on Very Large Scale Integration (VLSI) Systemsen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85099724721&doi=10.1109%2fTVLSI.2021.3049628&partnerID=40&md5=1b320ab18c2cc5fec458d41af35cf35a
dc.subjectCircuit resonanceen
dc.subjectGraph algorithmsen
dc.subjectGraphic methodsen
dc.subjectIntegrated circuitsen
dc.subjectTiming circuitsen
dc.subjectDiagonally dominant matrixen
dc.subjectIntegrated circuits (ICs)en
dc.subjectLoss of accuracyen
dc.subjectModel order reductionen
dc.subjectParasitic networken
dc.subjectReduced order modelsen
dc.subjectReduced systemsen
dc.subjectSparsity ratiosen
dc.subjectResonant circuitsen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleGraph-Based Sparsification and Synthesis of Dense Matrices in the Reduction of RLC Circuitsen
dc.typejournalArticleen


Dateien zu dieser Ressource

DateienGrößeFormatAnzeige

Zu diesem Dokument gibt es keine Dateien.

Das Dokument erscheint in:

Zur Kurzanzeige