Logo
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • English 
    • English
    • Ελληνικά
    • Deutsch
    • français
    • italiano
    • español
  • Login
View Item 
  •   University of Thessaly Institutional Repository
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • View Item
  •   University of Thessaly Institutional Repository
  • Επιστημονικές Δημοσιεύσεις Μελών ΠΘ (ΕΔΠΘ)
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ.
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Institutional repository
All of DSpace
  • Communities & Collections
  • By Issue Date
  • Authors
  • Titles
  • Subjects

Power, performance and area prediction of 3D ICs during early stage design exploration in 45nm

Thumbnail
Author
Toufexis, F.; Papanikolaou, A.; Soudris, D.; Stamoulis, G.; Bantas, S.
Date
2011
DOI
10.1109/ICECS.2011.6122374
Keyword
3-D ICs
Area prediction
Design Exploration
Design flows
Limiting factors
Novel design
Optimum system performance
Performance prediction
Power supply voltage
Thermal variation
Voltage drop
Drops
Forecasting
Three dimensional
Design
Metadata display
Abstract
In this work, the impact of across-chip temperature and power supply voltage variations, on performance predictions in 3D ICs, is investigated. To make this possible, a novel design flow is proposed to perform design exploration of 3D ICs. Power supply voltage and thermal variations are modeled, to allow accurate PPA (power, performance and area) predictions. Using the main parts of this design flow, in a system comprising hundreds of million gates, complicated mechanisms are shown to determine the performance of the system. With increasing number of dies, timing is shown to exhibit 4 distinct regions, where either temperature or voltage drop is the dominant limiting factor. Power consumption does not scale monotonically with increasing die number. As a consequence, optimum system performance is in no way achieved by minimizing temperature and voltage drop, as is assumed in the literature so far. The across-chip temperature and power supply voltage variations are finally shown to cause on average 40% increase in timing and 53% decrease in power consumption, compared to the assumption of nominal conditions. © 2011 IEEE.
URI
http://hdl.handle.net/11615/33683
Collections
  • Δημοσιεύσεις σε περιοδικά, συνέδρια, κεφάλαια βιβλίων κλπ. [19735]

Related items

Showing items related by title, author, creator and subject.

  • Thumbnail

    Serious games design: A mapping of the problems novice game designers experience in designing games 

    Theodosiou S., Karasavvidis I. (2015)
    One of the main problems the field of Serious Game Design is facing concerns the gap between game design and educational design. It has become evident that to optimize the learning from serious games, pedagogical experts ...
  • Thumbnail

    Designing E-learning applications with students: The case of the we!design methodology 

    Triantafyllakos, G. N.; Palaigeorgiou, G. E.; Tsoukalas, I. A. (2010)
    In years past, many methodological approaches, methods and techniques have been implemented based on the belief that users can and should be involved in the design process of technology products that affect them. Inspired ...
  • Thumbnail

    Ανάπτυξη website βάσει responsive design (RWD) με χρήση των τεχνολογιών HTML5, CSS3 (Bootstrap), Javascript (jQuery) 

    Καλφούντζος, Δημήτριος Π.; Μπέης, Αλέξανδρος (2020)
htmlmap 

 

Browse

All of DSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

My Account

LoginRegister (MyDspace)
Help Contact
DepositionAboutHelpContact Us
Choose LanguageAll of DSpace
EnglishΕλληνικά
htmlmap