Εμφάνιση απλής εγγραφής

dc.creatorOwaida, M.en
dc.creatorKoziri, M.en
dc.creatorKatsavounidis, I.en
dc.creatorStamoulis, G.en
dc.date.accessioned2015-11-23T10:41:58Z
dc.date.available2015-11-23T10:41:58Z
dc.date.issued2009
dc.identifier10.1109/ICME.2009.5202691
dc.identifier.isbn9781424442911
dc.identifier.urihttp://hdl.handle.net/11615/31516
dc.description.abstractIn this work, we present a hardware architecture prototype for the various types of transforms and the accompanying quantization, supported in H.264 baseline profile video encoding standard. The proposed architecture achieves high performance and can satisfy Quad Full High Definition (QFHD) (3840x2160@150Hz) coding. The transforms are implemented using only add and shift operations, which reduces the computation overhead. A modification in the quantization equations representation is suggested to remove the absolute value and resign operation stages overhead. Additionally, a post-scale Hadamard transform computation is presented. The architecture can achieve a reduction of about 20% in power consumption, compared to existing implementations. ©2009 IEEE.en
dc.source.urihttp://www.scopus.com/inward/record.url?eid=2-s2.0-70449563100&partnerID=40&md5=293c1e5e6467e393aab3c485e581d888
dc.subjectH.264en
dc.subjectHardware implementationen
dc.subjectLow-poweren
dc.subjectMPEG-4 AVCen
dc.subjectQuantizationen
dc.subjectTransformen
dc.subjectVideo codingen
dc.subjectVLSI architectureen
dc.subjectHardwareen
dc.subjectMotion Picture Experts Group standardsen
dc.subjectMultimedia systemsen
dc.subjectVisual communicationen
dc.subjectMathematical transformationsen
dc.titleA high performance and low power hardware architecture for the transform & quantization stages in H.264en
dc.typeconferenceItemen


Αρχεία σε αυτό το τεκμήριο

ΑρχείαΜέγεθοςΤύποςΠροβολή

Δεν υπάρχουν αρχεία που να σχετίζονται με αυτό το τεκμήριο.

Αυτό το τεκμήριο εμφανίζεται στις ακόλουθες συλλογές

Εμφάνιση απλής εγγραφής