Zur Kurzanzeige

dc.creatorPapadopoulos P.K., Koziri M., Loukopoulos T.en
dc.date.accessioned2023-01-31T09:42:37Z
dc.date.available2023-01-31T09:42:37Z
dc.date.issued2018
dc.identifier10.1109/ICIP.2018.8451292
dc.identifier.isbn9781479970612
dc.identifier.issn15224880
dc.identifier.urihttp://hdl.handle.net/11615/77620
dc.description.abstractAs the compression efficiency of HEVC comes at the cost of high complexity, especially in the encoder's side, improved parallelization techniques that will speedup the encoding process are essential. One of the parallelization granules offered by HEVC is the tile level, whereby a frame is split into a grid like fashion with each resulting rectangular area (tile) being independently encoded. While tile parallelism has attracted research interest, the primary focus was to characterize performance and develop load balancing schemes assuming a one on one tile processor assignment. In this paper we target the problem of adaptively defining tile sizes (upon each frame) based on CTU cost estimation, under the assumption that the number of processors might be less than the number of tiles. It turns out that aside from the tile load balancing aspect, the problem has a processor scheduling sub-component that plays equal role. A fast algorithm is proposed that decides both tile sizing and tile processor assignment in an adaptive per frame fashion. Through experiments with common test sequences, the algorithm is shown to outperform the static tile sizing (one thread per tile) approach, by more than 30% (de-pending on the evaluation scenario) in terms of running time, without affecting video quality. © 2018 IEEE.en
dc.language.isoenen
dc.sourceProceedings - International Conference on Image Processing, ICIPen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85060867830&doi=10.1109%2fICIP.2018.8451292&partnerID=40&md5=493f84c9dfb87d93df05cdca6c22bb1d
dc.subjectCost estimatingen
dc.subjectImage codingen
dc.subjectSchedulingen
dc.subjectSignal encodingen
dc.subjectTileen
dc.subjectVideo signal processingen
dc.subjectCompression efficiencyen
dc.subjectHEVCen
dc.subjectLoad-balancing schemesen
dc.subjectParallelization techniquesen
dc.subjectPartitioningen
dc.subjectProcessor assignmentsen
dc.subjectProcessor schedulingen
dc.subjectResearch interestsen
dc.subjectImage processingen
dc.subjectIEEE Computer Societyen
dc.titleA Fast Heuristic for Tile Partitioning and Processor Assignment in Hevcen
dc.typeconferenceItemen


Dateien zu dieser Ressource

DateienGrößeFormatAnzeige

Zu diesem Dokument gibt es keine Dateien.

Das Dokument erscheint in:

Zur Kurzanzeige