Zur Kurzanzeige

dc.creatorPaliaroutis G.I., Tsoumanis P., Evmorfopoulos N., Dimitriou G., Stamoulis G.I.en
dc.date.accessioned2023-01-31T09:41:23Z
dc.date.available2023-01-31T09:41:23Z
dc.date.issued2019
dc.identifier10.1109/DFT.2018.8602855
dc.identifier.isbn9781538683989
dc.identifier.urihttp://hdl.handle.net/11615/77436
dc.description.abstractA considerable disadvantage that comes with the downscaling of the CMOS technology is the ever-increasing susceptibility of Integrated Circuits (ICs) to soft errors. Therefore, the study of the radiation-induced transient faults in combinational logic has become one of the most challenging issues as the absence of appropriate error-protection mechanisms may lead to system malfunctions. This paper presents an efficient and accurate layout-based Soft Error Rate (SER) estimation analysis for ICs in the presence of both single and multiple transient faults, since the latter are more prevalent as technology downscales. The proposed tool, i.e. SER estimator, is based on Monte-Carlo simulations taking into account a detailed grid analysis of the circuit layout for the identification of the vulnerable areas of a circuit and, in addition, temperature as one of the factors that affect the generated pulse width. The widening of the fault pulses due to elevated temperature is reflected in increased SER according to our results. Finally, the comparison between the simulation results for some of the ISCAS'89 benchmark circuits obtained from the proposed framework and the respective ones obtained from SPICE indicates a fairly good correlation. © 2018 IEEE.en
dc.language.isoenen
dc.source2018 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFT 2018en
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85061644898&doi=10.1109%2fDFT.2018.8602855&partnerID=40&md5=50501e2b83d4181e50e77c36ca9d1a38
dc.subjectCMOS integrated circuitsen
dc.subjectDefectsen
dc.subjectError correctionen
dc.subjectFault toleranceen
dc.subjectIntelligent systemsen
dc.subjectMonte Carlo methodsen
dc.subjectNanotechnologyen
dc.subjectRadiation hardeningen
dc.subjectSPICEen
dc.subjectTiming circuitsen
dc.subjectVLSI circuitsen
dc.subjectBenchmark circuiten
dc.subjectCombinational logicen
dc.subjectElevated temperatureen
dc.subjectError protectionen
dc.subjectGood correlationsen
dc.subjectIntegrated circuits (ICs)en
dc.subjectRadiation-induceden
dc.subjectSoft error rate estimationsen
dc.subjectIntegrated circuit layouten
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleA Placement-Aware Soft Error Rate Estimation of Combinational Circuits for Multiple Transient Faults in CMOS Technologyen
dc.typeconferenceItemen


Dateien zu dieser Ressource

DateienGrößeFormatAnzeige

Zu diesem Dokument gibt es keine Dateien.

Das Dokument erscheint in:

Zur Kurzanzeige