Mostra i principali dati dell'item

dc.creatorTsiampas, M. K.en
dc.creatorBountas, D.en
dc.creatorMerakos, P.en
dc.creatorEvmorfopoulos, N. E.en
dc.creatorBantas, S.en
dc.creatorStamoulis, G. I.en
dc.date.accessioned2015-11-23T10:51:21Z
dc.date.available2015-11-23T10:51:21Z
dc.date.issued2010
dc.identifier10.1109/ICECS.2010.5724643
dc.identifier.isbn9781424481576
dc.identifier.urihttp://hdl.handle.net/11615/33885
dc.description.abstractVoltage drops are one of the most stringent problems in modern IC implementation, which is exacerbated by the ever decreasing transistor sizes and interconnect line widths. In order to find the true worst case voltage drop that a power net of a design might suffer, the designer would have to check the voltage drops that occur from the simulation of all possible input vector pairs of a design. This is a prohibitive amount of simulations for modem ICs that have hundreds of inputs. Consequently, designers face two basic challenges, fast and accurate estimation of worst case voltage-drop and accurate modeling of the power distribution network. In this paper we present a voltage-drop aware tool for power grid analysis and verification based on a statistical engine, which can estimate the true worst case voltage drops on a design with a typical confidence level of 99%. The statistical engine is based on extensions to the Extreme Value Theory (EVT) which is a pertinent field of statistics for the estimation of the unknown maximum of a related population from one (or more) of its samples. The paper shows how the statistical engine can take input from gate-level simulation of digital logic, combined with transient simulation of the power and ground network with inductance-aware (RLCK) models. Using these techniques, a designer can estimate the true worst case voltage drop on each and every contact of the power and ground distribution network of a digital design, using a relatively small amount of input vectors, thus greatly reducing the turnaround time for power integrity verification. ©2010 IEEE.en
dc.source.urihttp://www.scopus.com/inward/record.url?eid=2-s2.0-79953093191&partnerID=40&md5=48a8d9653e0417e39ffd1b117fe4745c
dc.subjectIR-dropen
dc.subjectPower integrityen
dc.subjectPower rail analysisen
dc.subjectSoCen
dc.subjectVoltage dropen
dc.subjectDesignen
dc.subjectDropsen
dc.subjectElectric power systemsen
dc.subjectEstimationen
dc.subjectPopulation statisticsen
dc.subjectTurnaround timeen
dc.subjectVoltage controlen
dc.subjectComputer simulationen
dc.titleA power grid analysis and verification tool based on a statistical prediction engineen
dc.typeconferenceItemen


Files in questo item

FilesDimensioneFormatoMostra

Nessun files in questo item.

Questo item appare nelle seguenti collezioni

Mostra i principali dati dell'item