Εμφάνιση απλής εγγραφής

dc.creatorManiotis, P.en
dc.creatorGitzenis, S.en
dc.creatorTassiulas, L.en
dc.creatorPleros, N.en
dc.date.accessioned2015-11-23T10:38:42Z
dc.date.available2015-11-23T10:38:42Z
dc.date.issued2015
dc.identifier10.1109/SiPhotonics.2015.10
dc.identifier.isbn9781479980932
dc.identifier.urihttp://hdl.handle.net/11615/30628
dc.description.abstractWe present an optical bus-based Chip Multiprocessor architecture where the processing cores share an optical single-level cache unit. Physically, the optical cache is implemented externally in a separate chip located next to the CPU die. The cache interconnection system is realized through WDM optical interfaces that connect the shared cache module with the processing cores and the Main Memory via spatial-multiplexed optical waveguides; hence, the CPU-DRAM communication completely takes place in the optical domain. To evaluate the shared optical cache approach, we carry out system-level simulations of 6 realistic processor parallel workloads via the Gem5 platform. The optical cache architecture is compared against the conventional electronic Chip Multiprocessor topology that uses dedicated on-chip L1 electronic caches and a shared L2 cache. The results show significant reduction in the L1 miss rate of up to 96% for certain cases; on average, a performance speed-up of up to 20.53% or a reduction of up to 65.8% in cache capacity requirements is attained. Combined with high-bandwidth CPU-DRAM bus solutions based on optical interconnects, the proposed design is a quite promising system architecture that bridges the gap between high-speed optically connected CPU-DRAM schemes and high-speed optical memory technologies. © 2015 IEEE.en
dc.source.urihttp://www.scopus.com/inward/record.url?eid=2-s2.0-84925675067&partnerID=40&md5=f6b656e25bd2ceb9c513b045cb460659
dc.subjectCache Sharing in Chip Multiprocessorsen
dc.subjectOptical Bus-based Chip Multiprocessoren
dc.subjectOptical Cache Memoriesen
dc.subjectOptically Connected Shared Cache Memoryen
dc.subjectAdaptive systemsen
dc.subjectBridgesen
dc.subjectBusesen
dc.subjectDynamic random access storageen
dc.subjectEnergy efficiencyen
dc.subjectMicroprocessor chipsen
dc.subjectMultiprocessing systemsen
dc.subjectOptical communicationen
dc.subjectPhotonicsen
dc.subjectCache architectureen
dc.subjectChip Multiprocessoren
dc.subjectIn-chipen
dc.subjectInterconnection systemsen
dc.subjectParallel workloadsen
dc.subjectShared cacheen
dc.subjectSystem architecturesen
dc.subjectSystem level simulationen
dc.subjectCache memoryen
dc.titleHigh-speed optical cache memory as single-level shared cache in chip-multiprocessor architecturesen
dc.typeconferenceItemen


Αρχεία σε αυτό το τεκμήριο

ΑρχείαΜέγεθοςΤύποςΠροβολή

Δεν υπάρχουν αρχεία που να σχετίζονται με αυτό το τεκμήριο.

Αυτό το τεκμήριο εμφανίζεται στις ακόλουθες συλλογές

Εμφάνιση απλής εγγραφής