Mostra i principali dati dell'item
On the Impact of Electrical Masking and Timing Analysis on Soft Error Rate Estimation in Deep Submicron Technologies
dc.creator | Tsoumanis P., Paliaroutis G.-I., Evmorfopoulos N., Stamoulis G. | en |
dc.date.accessioned | 2023-01-31T10:19:50Z | |
dc.date.available | 2023-01-31T10:19:50Z | |
dc.date.issued | 2021 | |
dc.identifier | 10.1109/DFT52944.2021.9568306 | |
dc.identifier.isbn | 9781665416092 | |
dc.identifier.issn | 25761501 | |
dc.identifier.uri | http://hdl.handle.net/11615/80176 | |
dc.description.abstract | Soft errors constitute a crucial reliability concern for the Integrated Circuits (ICs) as the continuous CMOS technology downscaling renders them vulnerable to radiation-induced hazards. Therefore, the Soft Error Rate (SER) evaluation represents a necessary process to design radiation-hardened ICs. A SPICE-oriented electrical masking analysis, combined with a TCAD characterization process, contributes to an accurate SER estimation. The impact of a Static Timing Analysis (STA) methodology on SER and the consideration of the actual interconnect delay are discussed. Experimental results on various benchmarks, synthesized with respect to 45nm and 15nm technology, indicate the SER variation as the device scales down. © 2021 IEEE | en |
dc.language.iso | en | en |
dc.source | Proceedings - IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, DFT | en |
dc.source.uri | https://www.scopus.com/inward/record.uri?eid=2-s2.0-85142890369&doi=10.1109%2fDFT52944.2021.9568306&partnerID=40&md5=84211665b9eb8b5bf3fea1d0fbebf346 | |
dc.subject | Error correction | en |
dc.subject | Integrated circuit interconnects | en |
dc.subject | Radiation hardening | en |
dc.subject | Transients | en |
dc.subject | Deep submicron technology | en |
dc.subject | Electrical masking | en |
dc.subject | Interconnection delay | en |
dc.subject | Soft error | en |
dc.subject | Soft error rate | en |
dc.subject | Soft error rate estimations | en |
dc.subject | Static timing analysis | en |
dc.subject | Timing Analysis | en |
dc.subject | Timing masking | en |
dc.subject | Transient faults | en |
dc.subject | Timing circuits | en |
dc.subject | Institute of Electrical and Electronics Engineers Inc. | en |
dc.title | On the Impact of Electrical Masking and Timing Analysis on Soft Error Rate Estimation in Deep Submicron Technologies | en |
dc.type | conferenceItem | en |
Files in questo item
Files | Dimensione | Formato | Mostra |
---|---|---|---|
Nessun files in questo item. |