Mostrar el registro sencillo del ítem

dc.creatorSketopoulos N., Sotiriou C., Pavlidis V.en
dc.date.accessioned2023-01-31T09:57:34Z
dc.date.available2023-01-31T09:57:34Z
dc.date.issued2020
dc.identifier10.1109/ISVLSI49217.2020.00079
dc.identifier.isbn9781728157757
dc.identifier.issn21593469
dc.identifier.urihttp://hdl.handle.net/11615/79087
dc.description.abstractIn this work, we investigate the effect of metal stack and tier 3D IC partitioning methodologies on the Quality of Results (QoR) of monolithic 3D circuits compared to their 2D counterparts. Two interconnect options are considered. For the interconnect option, termed Single, a single metal stack is used where cell pins lie on two lower metal layers. A Face to Face (F2F) interconnect option is also considered where cell pins lie on symmetrical lower and upper metal layers in two different tiers. In addition, two 3D circuit partitioning methodologies are investigated including the Greedy Bin-Based Fidducia-Mattheyses (GBBFM) and a Displacement-based 3D Legaliser (3DLG). For both the 2D and 3D circuits, a multi-pass timing-driven In-Place Optimisation (IPO) is performed with an industrial P&R tool to extract the best QoR. For the 3D circuits, the IPO is applied after tier partitioning. The 45 nm nanoCAS library, a 3D library based on NANGATE 45 nm, is utilized and three typical benchmark circuits are analysed. The performance of 3D circuits is improved between 1% to 3%, total wirelength is significantly reduced, via usage is increased, yet the estimated power and cell area do not necessarily decrease. Single metal stack overall demonstrates better QoR than F2F integration. © 2020 IEEE.en
dc.language.isoenen
dc.sourceProceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSIen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85090407240&doi=10.1109%2fISVLSI49217.2020.00079&partnerID=40&md5=eedd636d997b9156b0de71582d6d6e13
dc.subjectIndium compoundsen
dc.subjectIntegrated circuit interconnectsen
dc.subjectMetalsen
dc.subjectTiming circuitsen
dc.subjectVLSI circuitsen
dc.subjectBenchmark circuiten
dc.subjectDisplacement-Baseden
dc.subjectFace to faceen
dc.subjectMetal layeren
dc.subjectMetal stacksen
dc.subjectOptimisationsen
dc.subjectQuality of resultsen
dc.subjectTiming-drivenen
dc.subjectThree dimensional integrated circuitsen
dc.subjectIEEE Computer Societyen
dc.titleMetal stack and partitioning exploration for monolithic 3D ICsen
dc.typeconferenceItemen


Ficheros en el ítem

FicherosTamañoFormatoVer

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem