High speed binary counter based on 1D Cellular Automata
Ημερομηνία
2016Γλώσσα
en
Λέξη-κλειδί
Επιτομή
This work presents a binary counter that was derived using the bASIC theory of 1D Cellular Automata. One of the 1D Cellular Automata seeds is producing an evolutionary structure in which the sequence of binary numbers is reproduced in selective bit positions. The main characteristic of this counting sequence is that it is produced with low complexity with a small penalty of information redundancy. The proposed counter was implemented in FPGA technology and it is performing better than any other binary counter reported in literature. Also, in the majority of the cases, its performance overcomes even FPGA vendor's available soft IP core. © 2016 IEEE.