Zur Kurzanzeige

dc.creatorGeorgakidis C., Paliaroutis G.I., Sketopoulos N., Tsoumanis P., Sotiriou C., Evmorfopoulos N., Stamoulis G.en
dc.date.accessioned2023-01-31T07:40:11Z
dc.date.available2023-01-31T07:40:11Z
dc.date.issued2020
dc.identifier10.1109/ISQED48828.2020.9137014
dc.identifier.isbn9781728142074
dc.identifier.issn19483287
dc.identifier.urihttp://hdl.handle.net/11615/72039
dc.description.abstractCosmic radiation resulting in transient faults to the combinational logic of Integrated Circuits (ICs), constitutes a major reliability concern for space applications. In addition, continuous technology shrinking allows for the presence of Single-Event-Multiple-Transients (SEMTs), and renders modern chips more susceptible to soft errors. The study and evaluation of the impact of such errors on ICs functionality, as well as the pursuit of techniques to mitigate Soft Error Rate (SER), tend to become an essential part of the design process. This paper presents a Monte-Carlo-based SER estimation method, taking into account all masking mechanisms, which determines the vulnerable areas of a circuit based on layout information. Two layout-Aware approaches are examined, the All-To-All and TMR-based, resulting in sufficient SER mitigation. The former, implies spacing among all components, while the latter converts the most sensitive components to a TMR structure, guaranteeing spacing between TMR triplet. The TMR-based approach leads to better SER mitigation compared to All-To-All, and produces better area and performance results. © 2020 IEEE.en
dc.language.isoenen
dc.sourceProceedings - International Symposium on Quality Electronic Design, ISQEDen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85089937472&doi=10.1109%2fISQED48828.2020.9137014&partnerID=40&md5=a7052e6dc111108622f1d3d0be802579
dc.subjectCosmologyen
dc.subjectError correctionen
dc.subjectIntegrated circuit layouten
dc.subjectIntegrated circuitsen
dc.subjectMonte Carlo methodsen
dc.subjectPetroleum reservoir evaluationen
dc.subjectRadiation hardeningen
dc.subjectSpace applicationsen
dc.subjectCombinational logicen
dc.subjectIntegrated circuits (ICs)en
dc.subjectLayout informationen
dc.subjectSensitive componentsen
dc.subjectSoft error rateen
dc.subjectSoft error rate estimationsen
dc.subjectTransient faultsen
dc.subjectVulnerable areaen
dc.subjectComputer circuitsen
dc.subjectIEEE Computer Societyen
dc.titleA Layout-Based Soft Error Rate Estimation and Mitigation in the Presence of Multiple Transient Faults in Combinational Logicen
dc.typeconferenceItemen


Dateien zu dieser Ressource

DateienGrößeFormatAnzeige

Zu diesem Dokument gibt es keine Dateien.

Das Dokument erscheint in:

Zur Kurzanzeige