Zur Kurzanzeige

dc.creatorGaryfallou D., Simoglou S., Sketopoulos N., Antoniadis C., Sotiriou C.P., Evmorfopoulos N., Stamoulis G.en
dc.date.accessioned2023-01-31T07:39:49Z
dc.date.available2023-01-31T07:39:49Z
dc.date.issued2021
dc.identifier10.1109/TVLSI.2021.3061484
dc.identifier.issn10638210
dc.identifier.urihttp://hdl.handle.net/11615/71981
dc.description.abstractAs process geometries shrink below 45 nm, accurate and efficient gate-level timing analysis becomes even more challenging. Modern VLSI interconnects are more resistive, signals no longer resemble saturated ramps, and gate input pins exhibit a significant Miller effect. Over recent years, the semiconductor industry has adopted current source models (CSMs) for accurate gate modeling. Industrial gate models, however, are precharacterized assuming capacitive loads, which poses significant challenges to the approximation of the highly resistive load interconnect with an effective capacitance ( text{C}{text{eff}} ). In fact, most related works are either computationally expensive or unable to approximate the output slew. Furthermore, they require additional precharacterization and ignore the Miller effect. In this article, we present an iterative methodology for fast and accurate gate delay estimation. The proposed approach accurately computes the driver output waveform, using closed-form formulas to calculate a {C}{text{eff}} per waveform segment, while accounting for their interdependence. Thus, it allows for variable analysis resolution exploiting an accuracy/runtime tradeoff. In contrast to prior works, our approach is compatible with conventional CSMs and considers the impact of Miller capacitance. We evaluate our method on representative driver-load test circuits consisting of interconnects with arbitrary RC characteristics and ASU ASAP 7-nm standard cells. The proposed method achieves 1.3% and 2.5% delay and slew root-mean-square percentage error (RMSPE) against SPICE, respectively. In addition, it provides high efficiency, as it converges in 2.3 iterations on average. © 1993-2012 IEEE.en
dc.language.isoenen
dc.sourceIEEE Transactions on Very Large Scale Integration (VLSI) Systemsen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85103294736&doi=10.1109%2fTVLSI.2021.3061484&partnerID=40&md5=874fd2370a8df17159b9f3b60df5cdab
dc.subjectIntegrated circuit interconnectsen
dc.subjectIterative methodsen
dc.subjectLoad testingen
dc.subjectSemiconductor device manufactureen
dc.subjectCurrent source modelsen
dc.subjectEffective capacitanceen
dc.subjectIterative methodologyen
dc.subjectMiller capacitanceen
dc.subjectProcess geometriesen
dc.subjectSemiconductor industryen
dc.subjectVariable analysisen
dc.subjectVLSI interconnectsen
dc.subjectCapacitanceen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleGate Delay Estimation with Library Compatible Current Source Models and Effective Capacitanceen
dc.typejournalArticleen


Dateien zu dieser Ressource

DateienGrößeFormatAnzeige

Zu diesem Dokument gibt es keine Dateien.

Das Dokument erscheint in:

Zur Kurzanzeige