Show simple item record

dc.creatorGaryfallou D., Antoniadis C., Evmorfopoulos N., Stamoulis G.en
dc.date.accessioned2023-01-31T07:39:48Z
dc.date.available2023-01-31T07:39:48Z
dc.date.issued2019
dc.identifier10.1109/SMACD.2019.8795262
dc.identifier.isbn9781728112015
dc.identifier.urihttp://hdl.handle.net/11615/71977
dc.description.abstractSignoff timing analysis is essential in order to verify the proper operation of VLSI circuits. As process technologies scale down towards nanometer regimes, the fast and accurate timing analysis of interconnects has become crucial, since interconnect delay represents an increasingly dominant portion of the overall circuit delay. It is a common view that traditional SPICE transient simulation of very large interconnect models is not feasible for full-chip timing analysis, while static Elmore-based methods can be inaccurate by orders of magnitude. Model Order Reduction (MOR) techniques are typically employed to provide a good compromise between accuracy and performance. However, all established MOR techniques result in dense system matrices that render their simulation impractical. To this end, in this paper we propose a sparsity-aware MOR methodology for the timing analysis of complex interconnects. Experimental results demonstrate that the proposed method achieves up to 30x simulation time speedups over SPICE transient simulation of the initial model, maintaining a reasonable typical accuracy of 4%. © 2019 IEEE.en
dc.language.isoenen
dc.sourceSMACD 2019 - 16th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design, Proceedingsen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85071597465&doi=10.1109%2fSMACD.2019.8795262&partnerID=40&md5=32a9a7613b188fa1dc983f70a88510e4
dc.subjectCircuit simulationen
dc.subjectDelay circuitsen
dc.subjectIntegrated circuit interconnectsen
dc.subjectIntegrated circuit manufactureen
dc.subjectTiming circuitsen
dc.subjectVLSI circuitsen
dc.subjectComplex interconnectsen
dc.subjectInterconnecten
dc.subjectInterconnect modelsen
dc.subjectModel order reductionen
dc.subjectOrders of magnitudeen
dc.subjectProcess Technologiesen
dc.subjectTiming Analysisen
dc.subjectTransient simulationen
dc.subjectSPICEen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleA Sparsity-Aware MOR Methodology for Fast and Accurate Timing Analysis of VLSI Interconnectsen
dc.typeconferenceItemen


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record