Mostrar el registro sencillo del ítem

dc.creatorAntoniadis C., Evmorfopoulos N., Stamoulis G.en
dc.date.accessioned2023-01-31T07:32:09Z
dc.date.available2023-01-31T07:32:09Z
dc.date.issued2019
dc.identifier10.1145/3287624.3287658
dc.identifier.isbn9781450360074
dc.identifier.urihttp://hdl.handle.net/11615/70672
dc.description.abstractThe integration of more components into ICs due to the ever increasing technology scaling has led to very large parasitic networks consisting of million of nodes, which have to be simulated in many times or frequencies to verify the proper operation of the chip. Model Order Reduction techniques have been employed routinely to substitute the large scale parasitic model by a model of lower order with similar response at the input/output ports. However, all established MOR techniques result in dense system matrices that render their simulation impractical. To this end, in this paper we propose a methodology for the sparsification of the dense circuit matrices resulting from Model Order Reduction, which employs a sequence of algorithms based on the computation of the nearest diagonally dominant matrix and the sparsification of the corresponding graph. Experimental results indicate that a high sparsity ratio of the reduced system matrices can be achieved with very small loss of accuracy. © 2019 Association for Computing Machinery.en
dc.language.isoenen
dc.sourceProceedings of the Asia and South Pacific Design Automation Conference, ASP-DACen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85061161923&doi=10.1145%2f3287624.3287658&partnerID=40&md5=995ee637bdc9dfe7bb6bd3ff074e540b
dc.subjectComputer aided designen
dc.subjectTiming circuitsen
dc.subjectDiagonally dominant matrixen
dc.subjectGraphen
dc.subjectLoss of accuracyen
dc.subjectModel order reductionen
dc.subjectParasitic networken
dc.subjectSparsificationen
dc.subjectSparsity ratiosen
dc.subjectTechnology scalingen
dc.subjectCircuit theoryen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleEfficient sparsification of dense circuit matrices in model order reductionen
dc.typeconferenceItemen


Ficheros en el ítem

FicherosTamañoFormatoVer

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem