Mostrar el registro sencillo del ítem

dc.creatorDaloukas, K.en
dc.creatorEvmorfopoulos, N.en
dc.creatorDrasidis, G.en
dc.creatorTsiampas, M.en
dc.creatorTsompanopoulou, P.en
dc.creatorStamoulis, G. I.en
dc.date.accessioned2015-11-23T10:25:05Z
dc.date.available2015-11-23T10:25:05Z
dc.date.issued2012
dc.identifier.issn10923152
dc.identifier.urihttp://hdl.handle.net/11615/26868
dc.description.abstractEfficient analysis of massive on-chip power delivery networks is among the most challenging problems facing the EDA industry today. In this paper, we present a new preconditioned iterative method for fast DC and transient simulation of large-scale power grids found in contemporary nanometer-scale ICs. The emphasis is placed on the preconditioner which reduces the number of iterations by a factor of 5X for a 2.6M-node industrial design and by 72.6X for a 6.2M-node synthetic benchmark, compared with incomplete factorization preconditioners. Moreover, owing to the preconditioner's special structure that allows utilizing a Fast Transform solver, the preconditioning system can be solved in a near-optimal number of operations, while it is extremely amenable to parallel computation on massively parallel architectures like graphics processing units (GPUs). Experimental results demonstrate that our method achieves a speed-up of 214.3X and 138.7X for a 2.6M-node industrial design, and a speed-up of 1610.5X and 438X for a 3.1M-node synthetic design, over state-of-the-art direct and iterative solvers respectively when GPUs are utilized. At the same time, its matrix-less formulation allows for reducing the memory footprint by up to 33% compared to the memory requirements of the best available iterative solver. © 2012 ACM.en
dc.source.urihttp://www.scopus.com/inward/record.url?eid=2-s2.0-84872308110&partnerID=40&md5=33fdc176f9c39d0462e3fdcb10fc12a8
dc.subjectEDA industryen
dc.subjectEfficient analysisen
dc.subjectFast Transformen
dc.subjectGraphics processing unitsen
dc.subjectIncomplete factorizationen
dc.subjectIterative solversen
dc.subjectMemory footprinten
dc.subjectMemory requirementsen
dc.subjectNano-meter-scaleen
dc.subjectNumber of iterationsen
dc.subjectOn chipsen
dc.subjectParallel Computationen
dc.subjectPower delivery networken
dc.subjectPower grid analysisen
dc.subjectPower gridsen
dc.subjectPreconditioned iterative methodsen
dc.subjectPreconditionersen
dc.subjectSpecial structureen
dc.subjectSynthetic benchmarken
dc.subjectSynthetic designen
dc.subjectTransient simulationen
dc.subjectComputer aided designen
dc.subjectComputer graphicsen
dc.subjectElectric power transmissionen
dc.subjectIterative methodsen
dc.subjectProduct designen
dc.subjectProgram processorsen
dc.subjectParallel architecturesen
dc.titleFast Transform-based preconditioners for large-scale power grid analysis on massively parallel architecturesen
dc.typeconferenceItemen


Ficheros en el ítem

FicherosTamañoFormatoVer

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem