Afficher la notice abrégée

dc.creatorKoutsovasilis P., Antonopoulos C.D., Bellas N., Lalis S., Papadimitriou G., Chatzidimitriou A., Gizopoulos D.en
dc.date.accessioned2023-01-31T08:46:30Z
dc.date.available2023-01-31T08:46:30Z
dc.date.issued2022
dc.identifier10.1109/TSUSC.2020.3045195
dc.identifier.issn23773782
dc.identifier.urihttp://hdl.handle.net/11615/75443
dc.description.abstractCPUs typically operate at a voltage which is higher than what is strictly required, using voltage margins to account for process variability and anticipate any combination of adverse operating conditions. However, these worst-case scenarios occur rarely, if ever, thus the operating voltage is overly pessimistic resulting in excessive power dissipation which leads to decreased performance under power capping. In this paper, we investigate the impact of reducing voltage margins beyond the nominal level on the efficiency of CPU power capping mechanisms, for three commercial systems, two Applied Micro ARMv8 micro-servers (X-Gene2 and X-Gene3) and an Intel x86-64 (Xeon E3). We show that CPU power capping at reduced voltage margins compared with Intel's RAPL and Dynamic Frequency Scaling (DFS) mechanisms results in performance improvement by up to 64 and 24 percent on average, respectively. In combination with state-of-the-art thread packing, the reduction of CPU voltage margins results in 36, 33 and 27 percent performance improvement compared with RAPL and DFS for the Xeon E3 and the X-Gene processors, respectively. Also, we validate the robustness of our approach with a set of long-running experiments and show that significant energy gains can be achieved even when considering the cost of checkpointing and recovery in large-scale systems. © 2016 IEEE.en
dc.language.isoenen
dc.sourceIEEE Transactions on Sustainable Computingen
dc.source.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-85098756275&doi=10.1109%2fTSUSC.2020.3045195&partnerID=40&md5=55d25a7c3f8ef6a5b21d633972edde6a
dc.subjectLarge scale systemsen
dc.subjectProgram processorsen
dc.subjectCheck pointingen
dc.subjectCommercial systemsen
dc.subjectOperating conditionen
dc.subjectOperating voltageen
dc.subjectProcess Variabilityen
dc.subjectState of the arten
dc.subjectVoltage marginen
dc.subjectWorst case scenarioen
dc.subjectDynamic frequency scalingen
dc.subjectInstitute of Electrical and Electronics Engineers Inc.en
dc.titleThe Impact of CPU Voltage Margins on Power-Constrained Executionen
dc.typejournalArticleen


Fichier(s) constituant ce document

FichiersTailleFormatVue

Il n'y a pas de fichiers associés à ce document.

Ce document figure dans la(les) collection(s) suivante(s)

Afficher la notice abrégée