Εμφάνιση απλής εγγραφής

dc.creatorToufexis, F.en
dc.creatorPapanikolaou, A.en
dc.creatorSoudris, D.en
dc.creatorStamoulis, G.en
dc.creatorBantas, S.en
dc.date.accessioned2015-11-23T10:50:08Z
dc.date.available2015-11-23T10:50:08Z
dc.date.issued2011
dc.identifier10.1109/ICECS.2011.6122374
dc.identifier.isbn9781457718458
dc.identifier.urihttp://hdl.handle.net/11615/33683
dc.description.abstractIn this work, the impact of across-chip temperature and power supply voltage variations, on performance predictions in 3D ICs, is investigated. To make this possible, a novel design flow is proposed to perform design exploration of 3D ICs. Power supply voltage and thermal variations are modeled, to allow accurate PPA (power, performance and area) predictions. Using the main parts of this design flow, in a system comprising hundreds of million gates, complicated mechanisms are shown to determine the performance of the system. With increasing number of dies, timing is shown to exhibit 4 distinct regions, where either temperature or voltage drop is the dominant limiting factor. Power consumption does not scale monotonically with increasing die number. As a consequence, optimum system performance is in no way achieved by minimizing temperature and voltage drop, as is assumed in the literature so far. The across-chip temperature and power supply voltage variations are finally shown to cause on average 40% increase in timing and 53% decrease in power consumption, compared to the assumption of nominal conditions. © 2011 IEEE.en
dc.source.urihttp://www.scopus.com/inward/record.url?eid=2-s2.0-84856500043&partnerID=40&md5=8e5928a981c83fba5e567c317a7a8220
dc.subject3-D ICsen
dc.subjectArea predictionen
dc.subjectDesign Explorationen
dc.subjectDesign flowsen
dc.subjectLimiting factorsen
dc.subjectNovel designen
dc.subjectOptimum system performanceen
dc.subjectPerformance predictionen
dc.subjectPower supply voltageen
dc.subjectThermal variationen
dc.subjectVoltage dropen
dc.subjectDropsen
dc.subjectForecastingen
dc.subjectThree dimensionalen
dc.subjectDesignen
dc.titlePower, performance and area prediction of 3D ICs during early stage design exploration in 45nmen
dc.typeconferenceItemen


Αρχεία σε αυτό το τεκμήριο

ΑρχείαΜέγεθοςΤύποςΠροβολή

Δεν υπάρχουν αρχεία που να σχετίζονται με αυτό το τεκμήριο.

Αυτό το τεκμήριο εμφανίζεται στις ακόλουθες συλλογές

Εμφάνιση απλής εγγραφής