Zur Kurzanzeige

dc.creatorSyrivelis, D.en
dc.creatorGiaccone, P.en
dc.creatorKoutsopoulos, I.en
dc.creatorPretti, M.en
dc.creatorTassiulas, L.en
dc.date.accessioned2015-11-23T10:49:12Z
dc.date.available2015-11-23T10:49:12Z
dc.date.issued2014
dc.identifier10.4108/icst.simutools.2014.254797
dc.identifier.isbn9781631900075
dc.identifier.urihttp://hdl.handle.net/11615/33501
dc.description.abstractHardware accelerators in networking systems for control algorithms offer a promising approach to scale performance. To that end, several research efforts have been devoted to verify a hardware version of complex control algorithms but only for small-scale hardware unit tests. In this paper we propose and evaluate an emulation framework, in which such control algorithm accelerators can be integrated to design a packet switch, able both to forward real traffic and to enable extensive experimental evaluation and demonstration scenarios. As a case study, we have integrated in the proposed framework a Belief-Propagation-driven algorithm accelerator for multicast packet scheduling. Copyright © 2014 ICST.en
dc.source.urihttp://www.scopus.com/inward/record.url?eid=2-s2.0-84922832946&partnerID=40&md5=2407d00167ced96b0ce2b7dc72ede498
dc.subjectHardwareen
dc.subjectPacket networksen
dc.subjectPacket switchingen
dc.subjectSchedulingen
dc.subjectBelief propagationen
dc.subjectComplex control algorithmsen
dc.subjectEmulation frameworken
dc.subjectExperimental evaluationen
dc.subjectHardware acceleratorsen
dc.subjectHardware/softwareen
dc.subjectNetworking systemsen
dc.subjectResearch effortsen
dc.subjectAlgorithmsen
dc.titleOn emulating hardware/software co-designed control algorithms for packet switchesen
dc.typeconferenceItemen


Dateien zu dieser Ressource

DateienGrößeFormatAnzeige

Zu diesem Dokument gibt es keine Dateien.

Das Dokument erscheint in:

Zur Kurzanzeige