Εμφάνιση απλής εγγραφής

dc.creatorKoziri, M.en
dc.creatorZacharis, D.en
dc.creatorKatsavounidis, I.en
dc.creatorBellas, N.en
dc.date.accessioned2015-11-23T10:36:59Z
dc.date.available2015-11-23T10:36:59Z
dc.date.issued2011
dc.identifier.issn0098-3063
dc.identifier.urihttp://hdl.handle.net/11615/30015
dc.description.abstractMulti-core Application Specific Instruction Processors (ASIPs) are increasingly used in multimedia applications due to their high performance and programmability. Nonetheless, their efficient use requires extensive modifications to the initial code in order to exploit the features of the underlying architecture. In this paper, through the example of implementing Advance Video Coding (AVS) to a heterogeneous dual-core SIMD processor, we present a guide to developers who wish to perform task-level decomposition of any video decoder in a multi-core SIMD system. Through the process of mapping AVS video decoder to a dual-core SIMD processor we aim to explore the different forms of parallelism inherent in a video application and exploit to speed-up AVS decoding in order to achieve real time functionality. Simulation results showed that the extraction of parallelism at all levels of granularity, especially at the higher levels, can give a total speed-up of more than 195x compared to a software x86-based implementation, which enables real-time, 25fps decoding of D1 video(1).en
dc.source.uri<Go to ISI>://WOS:000293728700050
dc.subjectAVSen
dc.subjectvideo decoderen
dc.subjectSIMD processoren
dc.subjectmulti core processoren
dc.subjectEngineering, Electrical & Electronicen
dc.subjectTelecommunicationsen
dc.titleImplementation of the AVS Video Decoder on a Heterogeneous Dual-Core SIMD Processoren
dc.typejournalArticleen


Αρχεία σε αυτό το τεκμήριο

ΑρχείαΜέγεθοςΤύποςΠροβολή

Δεν υπάρχουν αρχεία που να σχετίζονται με αυτό το τεκμήριο.

Αυτό το τεκμήριο εμφανίζεται στις ακόλουθες συλλογές

Εμφάνιση απλής εγγραφής