Εμφάνιση απλής εγγραφής

dc.creatorKoziri, M. G.en
dc.creatorStamoulis, G. I.en
dc.creatorKatsvounidis, I. X.en
dc.date.accessioned2015-11-23T10:37:00Z
dc.date.available2015-11-23T10:37:00Z
dc.date.issued2006
dc.identifier.isbn9781424401574
dc.identifier.isbn1424401577
dc.identifier.urihttp://hdl.handle.net/11615/30017
dc.description.abstractThe H.264 video coding standard can achieve considerably higher coding efficiency than previous standards. The keys to this high code efficiency are mainly the two prediction modes (Intra & Inter) provided by the standard. Unfortunately these come at a cost in considerable increased complexity at the encoder. Therefore it is of high importance to design architectures that minimize the cost of the prediction modes. One computational element that is met in both, Inter and Intra Prediction modes, is that of the Sum of Absolute Differences (SAD). In this paper we present a new algorithm that can replace SAD in the two main Prediction Modes, and which can provide a more efficient hardware implementation. © 2006 IEEE.en
dc.source.urihttp://www.scopus.com/inward/record.url?eid=2-s2.0-34547344982&partnerID=40&md5=4ce60ee7e6c0d57d84a8430be31ced66
dc.subjectAlgorithmsen
dc.subjectComputational methodsen
dc.subjectComputer hardwareen
dc.subjectCost reductionen
dc.subjectImage codingen
dc.subjectNetwork architectureen
dc.subjectOptimizationen
dc.subjectCoding efficiencyen
dc.subjectEncodersen
dc.subjectPrediction modesen
dc.subjectSum of Absolute Differences (SAD)en
dc.subjectVLSI circuitsen
dc.titleA low-power VLSI architecture for intra and inter prediction in H.264en
dc.typeconferenceItemen


Αρχεία σε αυτό το τεκμήριο

ΑρχείαΜέγεθοςΤύποςΠροβολή

Δεν υπάρχουν αρχεία που να σχετίζονται με αυτό το τεκμήριο.

Αυτό το τεκμήριο εμφανίζεται στις ακόλουθες συλλογές

Εμφάνιση απλής εγγραφής